## Fundamentals of Pre-Silicon Validation Winter -2025

# Implementation and Verification of Asynchronous FIFO using both Class based and UVM methodologies.

### **UVM Based TB Implementation**

Team -1

Bhargav Chunduri -- <a href="mailto:bhargavc@pdx.edu">bhargavc@pdx.edu</a>
Dhushyanth Dharmavarapu -- <a href="mailto:dharmava@pdx.edu">dharmava@pdx.edu</a>
Venkata Krishna Kumar vedantam -- <a href="mailto:vedantam@pdx.edu">vedantam@pdx.edu</a>

For Verifying this Asynchorous FiFO, we employed Proper SV test bench for architecture with following:

- fifo\_uvm\_top.sv
- fifo test.sv
- fifo\_env.sv
- agent.sv
- fifo\_scoreboard.sv
- driver.sv
- sequencer.sv
- monitor.sv
- fifo\_sequence\_item.sv
- · sequencer\_fifo\_wr.sv
- fifo\_coverage.sv



#### 1. fifo\_uvm\_tb\_top.sv:

- The testbench includes multiple UVM components by importing the uvm\_pkg and relevant SystemVerilog files, ensuring a structured verification environment.
- A SystemVerilog interface (intfc) is instantiated to handle signal communication between the testbench and the DUT, simplifying connectivity.

- The UVM test is initiated using run\_test("uvmtest");, which triggers the
  - execution of the predefined test sequences and environment setup.
- Clock signals for asynchronous operation are generated, with r\_clk toggling every 4ns and w\_clk toggling every 2ns to mimic real-world FIFO timing constraints.
- Reset signals are asserted at the start and deasserted sequentially after 15ns to ensure a proper initialization sequence before the test begins.

#### 2. fifo\_test.sv:

- The test class uvmtest extends uvm\_test and is registered using \uvm\_component\_utils(uvmtest)`, allowing it to be factory-created within the UVM framework.
- The build\_phase creates an instance of fifo\_env, which serves as the top-level environment containing the agent, scoreboard, and other verification components.
- The run\_phase raises an objection to keep the simulation active and sequentially starts reset, write, and read sequences using seq\_rst, seq\_wr, and seq\_rd.
- The connect\_phase is included but does not perform any explicit connections, allowing for future expansion if needed.
- The end\_of\_elaboration\_phase prints the UVM testbench topology, providing a structured view of instantiated components for debugging and verification.

#### 3. **fifo env.sv**:

- The fifo\_env class extends uvm\_env and is registered with \uvm\_component\_utils(fifo\_env)`, enabling factory-based creation within the UVM environment.
- The build\_phase instantiates the agent (agnt) and fifo\_scoreboard (scb), ensuring that all necessary verification components are available for simulation.
- The connect\_phase links the monitor's analysis port to the scoreboard's analysis port using agnt.mon.monitor\_port.connect(scb.scoreboard\_port), enabling data flow for checking expected vs. actual results.
- The run\_phase executes but does not perform additional operations, allowing for future extensions if required.
- Throughout the environment, UVM messages are logged at different phases to assist in debugging and tracking the flow of execution.

#### 4. agent.sv:

- The agent class extends uvm\_agent and is registered with \uvm\_component\_utils(agent)`, enabling factory creation within the UVM framework.
- The build\_phase instantiates key verification components, including the sequencer (seq), driver (driv), and monitor (mon), ensuring proper

communication between stimulus generation, DUT interaction, and observation.

- The connect\_phase establishes a connection between the driver and sequencer using driv.seq\_item\_port.connect(seq.seq\_item\_export);, allowing transactions to flow from the sequencer to the driver.
- The run\_phase executes but does not perform additional operations, providing flexibility for future enhancements if needed.
- Throughout the agent, UVM messages are logged at different phases, assisting in debugging and tracking the execution flow.sent to the scoreboard using a mailbox (monitor2scb), enabling synchronization and result comparison.

#### 5. fifo\_scoreboard.sv:

- The fifo\_scoreboard class extends uvm\_test instead of uvm\_scoreboard, which is unconventional but still functions as a scoreboard by tracking and comparing expected versus actual FIFO transactions.
- The build\_phase initializes the scoreboard\_port using uvm\_analysis\_imp, enabling it to receive transaction data from the monitor for analysis.
- The write function stores incoming transactions in a queue (trans) and pushes written data into trans\_data if the write operation (w\_inc) is valid and the FIFO is not full.
- The read task retrieves expected data from trans\_data, compares it with the actual read value, and logs either a success or an error message if there is a mismatch.
- The run\_phase continuously waits for transactions to be available, pops them from the queue, and calls the read function for validation, ensuring real-time monitoring of FIFO operations.
- The fifo\_scoreboard class serves as the scoreboard, validating FIFO transactions and tracking test results.
- The fifo\_scoreboard utilizes a dynamic array trans to store transaction items (fifo\_seq\_item), which allows for flexible management of FIFO data during simulation.
- The write function pushes data to the front of trans\_data when a valid write transaction is detected (w\_inc), ensuring that the most recent data is processed first, adhering to FIFO principles.
- The read task ensures synchronization by blocking until there is data to process (wait(trans.size != 0)), preventing race conditions and ensuring proper transaction handling in the scoreboard.
- The scoreboard provides real-time feedback through uvm\_info and uvm\_error messages, making it easier to debug FIFO operations by tracking both successful and failed read/write comparisons.

#### 6. driver.sv

- The driver class extends uvm\_driver and is responsible for generating and driving transactions (fifo\_seq\_item) to the DUT. It retrieves its virtual interface (vif) from the UVM configuration database during the build phase.
- In the connect\_phase, the class doesn't have explicit connections, but it is prepared for any necessary setup or future expansion.
- The run\_phase continuously fetches transactions from the sequencer using seq\_item\_port.get\_next\_item(drv\_pkt), and it calls the drive task to apply the transaction to the DUT.
- The drive task checks the type of transaction (write or read) and drives the appropriate signals to the virtual interface (vif), ensuring correct timing with respect to the w\_clk or r\_clk. It also provides logging information using uvm\_info for both write and read operations.
- The write and read operations are separated, with the write operation controlled by w\_inc and r\_inc flags, and the task ensures that the correct data and control signals are applied to the DUT for each operation.
- The driver class ensures robust error handling by checking the successful retrieval of the virtual interface (vif) from the UVM configuration database in the build\_phase. If the interface is not found, an error message is logged using uvm\_error.
- The run\_phase operates in a continuous loop (forever), meaning that it
  consistently processes transactions as they arrive from the sequencer, driving
  the values to the DUT, and ensuring that transactions are not skipped or missed.
- The drive task separately handles write and read operations. For write operations, it drives data (wdata) to the DUT and waits for a clock cycle (@(posedge vif.w\_clk)), ensuring data is latched correctly. Similarly, for read operations, it drives the read signal (r\_inc) and waits for the appropriate clock (@(posedge vif.r\_clk)), ensuring synchronized data retrieval.
- The driver class also provides detailed transaction information during both write and read operations, helping the testbench monitor and verify correct signal behavior, including the status of flags such as wfull (write full) and rempty (read empty).
- The use of uvm\_info within the drive task offers real-time insights into the
  ongoing operations, making it easier to debug and trace the flow of transactions,
  and providing visibility into the behavior of the FIFO in different operational
  states.

#### 7. sequencer.sv:

- The sequencer class extends uvm\_sequencer and is designed to generate and sequence fifo\_seq\_item transactions in a UVM-based testbench. It is registered with \uvm\_component\_utils(sequencer)` to enable factory creation and manage component lifecycle.
- In the new function, the class logs an informational message using uvm\_info to indicate when the class constructor is called.
- The build\_phase calls the parent class's build\_phase and logs another message, providing visibility into the phase execution. This is where the sequencer would

- typically create any internal components or configurations, though no specific setup is done in this implementation.
- The connect\_phase also logs a message and ensures that any necessary connections between the sequencer and other components are established. This phase is often used to connect the sequencer to the driver or other verification components.
- The class does not currently contain a sequence to generate transactions, but it is set up to manage and control the sequencing of transactions, allowing it to be expanded in future development phases.

#### 8. sequence\_fifo\_wr.sv:

- The fifo\_sequence class extends uvm\_sequence and is used to generate FIFO sequence items (fifo\_seq\_item) for the simulation. It contains a constructor that logs an informational message using uvm\_info and a task body that generates a sequence of transactions with randomized w\_rst and r\_rst values. The sequence item is then completed with finish item.
- The fifo\_sequence\_wr class, also extending uvm\_sequence, generates a sequence of write transactions. In the task body, it loops 16 times, randomizing each fifo\_pkt\_wr item with specific values (w\_inc == 1 and r\_inc == 0) to simulate write operations. It logs the item generation details and displays the process before finishing each item. The total number of items generated is also logged at the end.
- The sequence\_fifo\_rd class follows a similar structure to fifo\_sequence\_wr, but instead generates read transactions. The fifo\_rd\_pkt item is randomized with w\_inc == 0 and r\_inc == 1, simulating read operations. Like the previous class, it loops 16 times and logs the transaction generation process for each iteration.
- In all three sequence classes, UVM's randomize function is used to generate random values for the sequence item fields. Each transaction is generated, logged, and completed using start item and finish item.
- These sequence classes enable testing of both write and read operations in a FIFO interface, providing flexibility in controlling the transaction flow for functional verification in UVM-based testbenches.

#### 9. monitor.sv:

- The monitor class extends uvm\_monitor and is responsible for observing the behavior of the FIFO interface during simulation. It monitors signals like w\_inc, r\_inc, wdata, rdata, and others, creating transaction objects (fifo seq item) to capture the observed activity.
- In the new function, the class is initialized, and an info message is logged. The build\_phase creates the monitor\_port as a new uvm\_analysis\_port to send the monitored data to other components. It also retrieves the virtual interface (vif) using uvm\_config\_db to access the FIFO interface signals.
- The run\_phase task continuously monitors the FIFO signals in a forever loop. It waits for the reset signals (w\_rst and r\_rst) to be inactive before checking the w\_inc and r\_inc flags. If w\_inc is set and r\_inc is not, it monitors a write

- operation. If r\_inc is set and w\_inc is not, it monitors a read operation. Each monitored transaction is logged with detailed signal information and written to the monitor port.
- The monitored signals are used to create a transaction (mon\_pkt), which
  holds information such as wdata, rdata, and FIFO flags like wfull and rempty.
  This transaction is then written to the monitor\_port, allowing downstream
  components (like scoreboards) to process and verify the transactions.
- The class uses standard UVM phases (build, connect, run) and communication mechanisms like uvm\_analysis\_port to send data. This integration ensures smooth interaction with other UVM components such as the scoreboard, which can verify the monitored data for functional precision.

#### 10. fifo\_seq\_item.sv:

- The fifo\_seq\_item class extends uvm\_sequence\_item and defines the structure for FIFO sequence transactions. It includes various random variables (w\_inc, r\_inc, w\_rst, r\_rst, wdata, etc.) to represent the behavior and data of FIFO operations. These fields define the read and write operations, reset states, data being written and read, and the FIFO's status signals (rempty, wfull).
- The class includes several constraints to model valid FIFO behavior. These
  constraints ensure that the read and write operations are controlled and
  meet specific conditions. The FIFO cannot perform both read and write
  operations simultaneously when reset is active. Write operations are only
  allowed when the FIFO is not full. Read operations are only allowed when
  the FIFO is not empty. The data written (wdata) must fall within the valid
  range defined by the DATASIZE parameter.
- The no\_rst constraint ensures that both the w\_rst (write reset) and r\_rst (read reset) signals are inactive for normal operation. This prevents any conflict when reset is applied.
- The new function is the constructor of the sequence item, which calls the
  base class constructor (super.new(name)) to initialize the sequence item with
  a given name. The class is registered with the UVM factory via the
  uvm\_object\_utils macro, enabling it to be created dynamically during
  simulation.

#### 11. fifo coverage.sv:

- The fifo\_coverage class extends uvm\_test and defines coverage groups to monitor and measure functional coverage for a FIFO design, capturing both write-side and read-side activities.
- It uses three covergroups: grp\_memory to monitor address activity, t\_wr to capture write-side conditions, and t\_rd to capture read-side behavior, ensuring all relevant

- signals and data values are exercised.
- The write method samples incoming transactions into all covergroups, enabling realtime coverage data collection for each packet processed during simulation.
- Coverage scores are calculated in the extract\_phase and reported in the report\_phase, providing an overall assessment of how much of the FIFO design space has been verified.
- The class includes comprehensive bins for all important signals (reset, flags, data, increment signals) to ensure thorough stimulus coverage across the FIFO's operational scenarios.